## ON-PIXEL AMORPHOUS SILICON AMPLIFIER FOR DIGITAL FLUOROSCOPIC IMAGING

## K.S. Karim, A. Nathan, J.A. Rowlands\*

Dept. of Electrical and Computer Engineering, University Of Waterloo, Waterloo, ON N2L 3G1, Canada

<sup>\*</sup>Department of Medical Biophysics, University of Toronto, Sunnybrook and Women's College Health Sciences Center, Toronto, ON M4N 3M5, Canada

## INVITED

This work extends amorphous silicon (a-Si) TFT technology from traditional switching applications to onpixel small signal amplification for digital fluoroscopy. The reported a-Si amplified pixel interface circuit (Fig. 1) offers improved signal-to-noise ratios, lower cost, and less off-panel circuit complexity compared to its (traditional) a-Si switch counterpart. An in-house test array of 250 µm<sup>2</sup> amplified pixel readout circuits based on MOS active pixel sensors is presented with measurement results that indicate excellent linearity, programmable gain, and real time readout. The amplified a-Si pixel advances the state-of-the-art by offering a large area realtime imaging solution for low-noise fluoroscopic medical imaging that is not viable with current a-Si switch based pixels. More significantly, the pixel (because of its circuit gain) offers potentially reduced patient x-ray doses for all diagnostic medical imaging modalities, hence improving the safety standards associated with current x-ray imaging practices.

The characteristic threshold voltage shift ( $\Delta V_T$ ) of the a-Si READ and RESET TFTs in the pixel is minimized by appropriate TFT biasing voltages in the ON and OFF states since the duty cycle is typically 0.1% in large area fluoroscopy. Like CMOS APS circuits, the saturated AMP transistor causes V<sub>T</sub> non-uniformity related FPN in our a-Si pixel. This FPN can be reduced by standard offset and gain correction techniques used in addition to CMOS-like off-chip double sampling. Also, TFTs in fluoroscopic arrays are typically clocked at <100 kHz and hence, off-chip low-jitter clocks can alleviate jitter issues.

A 3 x 3 amplified pixel test array (Fig. 2), consisting of an integrated a-Si TFT amplifier circuit in a 250 x 250  $\mu$ m<sup>2</sup> pixel area, was fabricated. The pixel demonstrates small signal linearity and increasing the readout time increases the gain. Investigations of noise added by the a-Si amplified pixel to the input (adapted from CMOS APS literature) indicate that this noise is minimized for small C<sub>PIX</sub> implying the feasibility of low capacitance detectors (e.g. an a-Se photoconductor).

The results demonstrated here, including its scalability to state-of-the-art a-Si technology (Fig. 3), provide the impetus to expedite development of amplified pixel arrays for fully integrated, large area, real-time fluoroscopic medical imaging.



Figure 1. Amorphous silicon on-pixel amplifier circuit connected to an external charge amplifier and associated timing diagram



Figure 2. Die micrograph of fabricated 3 x 3 amorphous silicon amplified pixel array

|                                                                                                            | 18 µm a-Si TFT process<br>(implemented)                                 | 5 µm state-of-the-art a-Si<br>TFT process (projected)                                       |
|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| Parameters                                                                                                 | $(W/L)_{RESET} = 60/25 (W/L)_{AMP} = 150/25$<br>$(W/L)_{READ} = 150/25$ | (W/L) <sub>RESET</sub> = 40/5 (W/L) <sub>AMP</sub> = 100/5<br>(W/L) <sub>READ</sub> = 100/5 |
| Supply Voltage<br>Feedback capacitance<br>Reset (C <sub>PIX</sub> = 1 pF)<br>Readout<br>Gain<br>Pixel area | 20 V<br>10 pF<br>< 30 μs<br>60 μs<br>2.75<br>250 x 250 μm <sup>2</sup>  | 20 V<br>5 pF<br>< 3 µs<br>30 µs<br>18<br>125 x 125 µm <sup>2</sup>                          |

Figure 3. Performance summary of fabricated a-Si TFT APS readout circuits and their projected performance using state-of-the-art a-Si technology