## SiGe MODFETs: Overview and issues for sub-100 nm gate-length scaling

S. J. Koester, J. O. Chu, K. L. Saenger, Q. C. Ouyang, J.
A. Ott, D. F. Canaperi, J. A. Tornello, and C. V. Jahnes IBM Research Division, T.J. Watson Research Center, P.O. Box 218, Yorktown Heights, NY 10598

*Introduction.* SiGe MODFETs are attractive devices for future rf and mixed-signal communications applications, due to their greatly enhanced mobility compared to Si MOSFETs. However, MODFETs have been slow to keep pace with the tremendous advances in scaling technology that have allowed Si MOSFETs to maintain performance leadership, both for digital and analog applications. In order to fulfill their promise for enhanced performance, MODFETs must also be aggressively scaled, both laterally and vertically (1). In this paper, I will give an overview of SiGe MODFET technology and describe the materials issues for the future scalability of these devices.

MODFET overview. Tensile-strained Si on relaxed SiGe n-MODFETs produce electron mobilities about 4x higher than Si/SiO<sub>2</sub> inversion layers at a given carrier density, while compressive-strained Si<sub>0.2</sub>Ge<sub>0.8</sub>-channel (Ge-channel) p-MODFETs have mobility enhancements of  $\sim 6$  (10). Recent demonstrations by IBM include 100 nm gate-length Ge-channel p-MODFETs with transconductance, gm, of 488 mS/mm (2), and Si<sub>0.2</sub>Ge<sub>0.8</sub>channel p-MODFETs with  $g_m = 377 \text{ mS/mm}$  and  $f_{max} =$ 116 GHz (3). More recently, we have fabricated laterallyscaled Si/Si<sub>0.7</sub>Ge<sub>0.3</sub> n-MODFETs with  $L_g = 80$  nm and source-to-drain spacing of only 300 nm. These devices have record  $f_{\text{max}}$  of 210 GHz (4), as shown in Fig. 1. However, gate-length scaling below 80 nm results in reduced voltage gain and higher off-state leakage current, indicating the need for improved scalability.

Challenges for MODFET scaling. Numerical simulations of scaled MODFET geometries indicate that quantum well depths  $\leq 10$  nm, as well as p-well doping and a buried insulator layer are necessary for effective scaling below  $L_g = 50$  nm. For vertical scaling, we have developed a low-temperature UHV-CVD growth process to increase the transient incorporation rate of phosphorous in the supply layer (5). Using this process, Si/Si<sub>0.7</sub>Ge<sub>0.3</sub> layer structures have been grown with quantum well depths of 10 nm and electron mobility and sheet density of  $1800 \text{ cm}^2/\text{Vs}$  and  $2.1 \text{ x} 10^{12} \text{ cm}^{-2}$ , respectively. For pwell doping, implantation through the quantum well cannot be used as it results in dopant incorporation within the channel that can degrade the mobility. Therefore, we have developed a process where the SiGe buffer layer is implanted with boron, and then the n-MODFET layer structure is regrown on top. As shown in Fig. 2., devices using this improved design have reduced output conductance and off-state leakage compared to devices with no p-well doping (6). We have also demonstrated the growth of MODFET layers structures on thin SGOI substrates. One such layer structure, shown in Fig. 3, has total thickness of only 74 nm, while maintaining room temperature mobility of 1700 cm<sup>2</sup>/Vs.

Acknowledgement. This work was supported by DARPA under SPAWAR contract N66001-00-C-8086. References

- 1. Q. C. Ouyang *et al.*, SISPAD, 2002.
- S. J. Koester *et al.*, *IEEE Elect. Dev. Lett.* 21, 110 (2000).
- 3. S. J. Koester *et al.*, *IEEE Elect. Dev. Lett.* **22**, 92 (2001).
- 4. S. J. Koester *et al.*, ISTDM, 2004.
- 5. J. O. Chu et al, Spring MRS, 2004.
- 6. S. J. Koester et al., to be published.







Fig. 2. Output characteristics for Si/Si<sub>0.7</sub>Ge<sub>0.3</sub> n-MODFETs with (lines) and without (dashes) p-well doping. Both devices have  $L_g = 150$  nm and  $L_{ds} = 300$  nm. The MODFETs with p-well doping have 2x lower output conductance, and improved pinch off.



Fig. 3. Cross-sectional TEM micrograph of a Si/Si<sub>0.7</sub>Ge<sub>0.3</sub> layer structure grown on a thin SGOI substrate. The initial and final SGOI thicknesses are 38 nm and 74 nm, respectively.