## **Undershoot Current in Thin Film Transistors**

## F. Yan<sup>a</sup>, P. Migliorato<sup>a</sup>, and R. Ishihara<sup>b</sup>

<sup>a</sup>Department of Engineering, Cambridge University, Trumpington Street, Cambridge, CB2 1PZ, UK, <sup>b</sup>Delft University of Technology, The Netherlands

As reported before<sup>1</sup>, the switch-on transient current of Thin Film Transistors (TFT) is different from the static value. The TFT transient behaviour is very important for the performance of TFT circuits. In this paper, we investigate the switch-on transient behaviour of high mobility (~500 cm<sup>2</sup> V<sup>-1</sup>s<sup>-1</sup>) single grain Silicon TFTs fabricated by the grain filter method<sup>2</sup>. The gate insulator was ECR-PECVD oxide. The drain current IDS was measured by applying a square wave to the gate and keeping  $V_{ds}$  constant at 0.1V. The transient current was fed to a current-voltage amplifier and read by a storage oscilloscope. The measurement was automated by using Labview. The results are shown in fig.1, for different gate voltages. The transient current is lower than the static value and we call "undershoot" the difference between the two. This behaviour is different from that observed before in poly-Si TFTs and Silicon on Insulator (SOI) devices, where  $I_{\text{DS}}$  exhibits an "overshoot", which can be explained by a combination of floating body and generation-recombination dynamics<sup>1</sup>. The undershoot current can be fitted to a decaying exponential law, with the time constant of about 200ms. For comparison, control SOI devices, with the same gate size and the same ECR-PECVD gate oxide were fabricated. The transient current shows quite similar undershoot current behaviour to that of single grain TFTs. This suggests that a relaxation process in the gate oxide is responsible for the effect. As shown in fig. 2, the undershoot value has a linear relationship with the gate voltage. So the effect cannot be due to the injection of electrons or holes into the gate oxide since the injection current should be nonlinear with electric field. We propose that the presence of mobile ions in the gate oxide is responsible for the undershoot current. We find that the drift kinetics of the ions in the oxide is quite similar to that of mobile protons in SiO<sub>2</sub> film as reported by K. Vanheusden, et al<sup>3</sup>. To further characterise the oxide, MOS devices with ECR-PECVD oxide were fabricated. As shown in fig.3, the dielectric constant of ECR-PECVD oxide shows a large frequency dispersion at low frequency, which is consistent with the conclusion that there is a relaxation process of the space charge in the oxide layer.

## References:

- 1. F. Yan, P. Migliorato, N. Bavidge, and R. Ishihara, *Proc. ECS*, **2002-23**, 75.
- R. Ishihara, P. C. Wilt, B. D. Dijk, A. Burtsev, F. C. Voogt, G. J. Bertens, J. W. Metselaar and C. I. M. Beenakker, *Proc. SPIE*, 4295 (2001) 14
- K. Vanheusden, W. L. Warren, R. A. B. Devine, D. M. Fleetwood, J. R. Schwank, M. R. Shaneyfelt, P. S. Winokur and Z. J. Lemnios, *Nature*, 386, (1997) 587.



Fig.1 Undershoot current observed in a  $3.2m \times 2.9\mu m$  nchannel single grain silicon TFT.  $V_{DS}=0.1V$ .  $V_{GS}$  is stepped from 0 to its maximum value  $V_{GSmax}$  in 20 ns.  $V_{Gsmax}$  values are indicated in the figure.



Fig. 2, The undershoot value for the 3.2um×2.9um single grain silicon TFT under different switch on voltages.  $V_{\rm DS}{=}0.1V.$ 



Fig.3, The capacitance of the MOS devices measured at the bias voltage of -5V. The doping level of the p-Si wafer is  $10^{16}$ . The top electrode is Al.